דרושים»הנדסה» Physical Design Subsystem (Multiple IPs/Partitions) Lead
Description
לפני 18 שעות Lead") חברה חסויה Location: Job Type: we're seeking a visionary Physical Design Subsystem (Multiple IPs/Partitions) Lead to help build our local engineering powerhouse from the ground up. This is a unique opportunity to take on meaningful product ownership in a new site, defining the backend execution and methodologies for chips that power the world's largest AI clusters.
If you thrive on solving complex, unnamed challenges in deep-submicron processes, your place is with us.
As the Physical Design Subsystem (Multiple IPs/Partitions) Lead you will be a Key member of our PD Team in Israel R&D center. You will run PD execution of SubSystem with your team for chips that drive the worlds largest AI clusters. You will lead the team and the transition from RTL to GDS, ensuring our silicon meets the extreme performance, power, and area (PPA) targets required for AI scale.
Key Responsibilities
Build and mentor a high-performing Partitions team, owning the end-to-end execution from Synthesis to Signoff Take full ownership of Subsystem physical implementation, including floorplanning, P&R, CTS, Power/Clock distribution, Power integrity and Timing/Physical signoff Work closely with the Architecture, Design, DFT, and Product teams to achieve optimal Power Performance Area (PPA). This involves conducting feasibility studies for new architectures and optimizing runs to ensure the best Quality of Results (QoR) Lead and guide external contractors and global partners to ensure seamless execution and delivery Address complex signal integrity, thermal, and power challenges inherent in high-speed connectivity siliconRequirements: B.Sc. or M.Sc. in Electrical Engineering 15+ years of hands-on experience in Physical Design/Backend at leading semiconductor companies, working on advanced process technologies (5nm, 3nm, and below) Proven experience in leading teams or projects with a "can-do" approach and excellent communication skills Deep expertise in RTL2GDS flows, including P&R, STA, Physical verification (DRC/LVS), Formal verification, low-power implementation (UPF/CPF), EMIR and evaluating foundry process nodes and third-party IPs Mastery of industry-standard EDA tools (Synopsys Fusion Compiler/ICC2, Cadence Innovus) Experience managing both complex Macro-level designs subsystem level and Full-Chip integrationThis position is open to all candidates. Hide
Want AI to find more roles like this?
Upload your CV once. Get matched to relevant assignments automatically.