דרושים»חשמל ואלקטרוניקה» Senior/ Staff Physical Design STA Engineer
Description
לפני 18 שעות חברה חסויה Location: Job Type: we're seeking a highly skilled Static Timing Analysis (STA) Engineer to join our local engineering powerhouse from the ground up.
This is a unique opportunity to take on meaningful technical ownership in a new site, executing the sign-off methodology for chips that power the world's most advanced AI clusters. As an STA Engineer, you will be deeply involved in the STA activities from chip partition and time budgeting through to final sign-off. You will bridge the gap between Architecture, Design, DFT, and Physical Design to ensure our high-performance silicon meets the aggressive timing targets required for next-generation connectivity.
Key Responsibilities
Execute the STA flow and sign-off methodologies, ensuring our products meet rigorous timing criteria for the most demanding data center environments Collaborate closely with Architecture, Design, DFT, and Backend teams, participating in timing reviews and working with block owners to navigate the path to sign-off convergence Develop, optimize, and manage complex SDC constraints, ensuring they are accurate and robust across multi-scenario environments Analyze and resolve challenges related to cross-chip clock distribution networks and apply sophisticated margining techniques to ensure robust silicon across all process corners Participate in design methodology improvements and tool automation, utilizing both industry-standard EDA tools and custom scripts to make our sign-off process faster and more efficientRequirements: B.Sc. in Electrical Engineering or Computer Engineering 5+ years of hands-on experience in Static Timing Analysis (STA) at semiconductor companies, specifically working on advanced process technologies. (Note: Adjust years of experience based on the exact level you are targeting) Deep expertise in multi-scenario STA, as well as timing and SDC constraint development and verification at the block and subsystem levels Solid understanding of advanced margining methodologies, including OCV, AOCV, and POCV, from synthesis through to final sign-off Solid knowledge of physical design flows (Synthesis, P&R, Physical Verification) and how they intersect with timing closureThis position is open to all candidates. Hide
Want AI to find more roles like this?
Upload your CV once. Get matched to relevant assignments automatically.